ECE 3544: Digital Design I

Project 4 – Design and Synthesis of a Synchronous Finite State Machine

Student Name: Charles Kelley

Honor Code Pledge: I have neither given nor received unauthorized assistance on this assignment.

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAZsAAABHCAMAAADmzRoqAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAGUExURQAAAAAAAKVnuc8AAAACdFJOU/8A5bcwSgAAAAlwSFlzAAAOwwAADsMBx2+oZAAABhxJREFUeF7tmOuC46gOhLvf/6UHlUpIYCC+kXYyfD+CVCXJxjpzdnZ/fj+Rn5/PfO9jfOQd02r+h+V84hWxmrWbJ6KrWbt5IFzN2s0D0bX8D8v5uBvyj8zazfPgauJuTPo6Grd69E1tD3khElj8ZWwu9dabHn6Sv5wGkgMVv4vqUu+96eFHhQZEkqcT8fdRXEqvKlCYy/EnhXoJbUCQv4l4KVw1CW+6qj1uP7EezUzt/DLCpfJd33NVPC7BdA+xOjTn4MuoLmsRzrngcYcehQ5DEmZR/ibsVuGq77mrPu/Io7SDhOTIjI+C15KrvvWGfN6Rp8ZaaQ+vrtG3odcKV30P9rwDj42vKDGzHHwff3PB/Lz9zw2vKKFlOXgiF98M7cMLinnz9X3i/tFeKd1CjqE+kKuvJt3D+4kpML2DMG73YO+RyP6Cp/FDufxyqXk0AvMVKjfgw/bPzYXSov9FwOJngndLMD0Db8hsA8fjuOsrhFG7h3qPRviVn7te6mbwagqVE9j/BNu4N6o6Rpy0d6j3aIRfDR+IvJi+m53nsP/nbhImX3pIQRi0e2iuY4ccgooNRh7+GXuC4UwHL5bwBNEJXu2GER7C8Bpxzt6huY6BHAK0FgNz3NhnZx/KYmGVHmG0mzj19AOUOKcZD7G63CDBqLfvorFtdmSl2xVBUYKpslX2MmiM1qDsJdIrWIIzkbUGhWWF3iBRtzfR9WEkmAY6sgJz+EQfvalqqzsYtEXn1fDREMNS6EVYI5abiKGY5lGHXoHo7b9EwOlNHZqAFZ2agTWi3xSd8WSpbBeoQyjAKMdXiCVUacIFjTr0Cqg3bJG2KhmaCfqDCpYw2Uu/JRjjueIKTB3qYpRHEdWIo9T5y1YSaksob21RNiKh13kkzQSFDix6UVXSrQ/6eKa4gHkmqBbEvDOSVi5AriB3p0eoLTF944tQawa97kCFwghW7ikl3XKXexWKuA7FRMxz6EdvJC0vgOD/jNBsBCqaJSbXNhraQ9VKMA/QSFB4Cct3N/RqXUWFwLyEDo4E1WquxX6ESmA5rVyAPAhM+6AgwTRiamVLWiqOOhsbMqG0EzYlKIzo1WUVBYoKkaCHMBETj3F66pjEU458Wo/5CDrA7/0rm6pakUHamWmW/hJoBrUjsBNQ6tG5SO6UwIAQiXIIEzHLIUSANEBND/lFBQIzTJCzh/icQCWQrWAiE5gXZAPBBtQchb0O9Sb93fAgrTJ1VGacyBn0TShoGlAVv4ppCYZ+dBCXBXYWwAUboTU1GhoHVD4Mu9HOUIDXQL8IE0c1sRSN1SPQEzEu8CpEuYpZgIYTJY3LSVvgZt8jRwsSVYafDeoZyBQqx2H/galJbVnQ0AWylFFdsCRqgpchShRJAHogK3Jq0m8W4CWYWksJKiAzSlCXo8Ddu9CJ3bdKUAgkqWGgOBM0jwSJLIWTPWZIQ+hGQGW4iRhJqLb8QGmgXuFWCtOabGqQie496MTOSJoJCobkWxmVBrVSTBQKa2qyhaIEkoiriDJUgoyiGnobl2of1vEhAbXbTzvHjoksKYuQbNUApQQFpRBgt6AfoEGiprGSldEzaCQoROg4LrGCFIIWNAeeZudELSteRn+DzJhAMqhltcxasALUozOszTbTspyaQVWgsoX+oELwCkQCsrs4MBGlXsyA6gZ1u+wsEYokAqMJCwQqgJJC7QIc5FC/h4MTUW4NuY9qCb0b4eAM5SYs6cKyq3CaQu0uTsz0ltgIFXoO/hJ9iQ6suYcZM8GpsWjCFjSvofun8BVxRGh/Aidfl9d88E1PXuxBnL6BNKa/ojJb3M/p1bB17WYe51djf3IWs7j0ddduZnLt667dzOTax127mcmljyurWbuZxtXdrL+nzePKbvCnZu1mGhd2g9Ws3cxDP/AJpFE6126mcXI32Awa127mcWo3vpq1m4nkj7wfLMaa1m4mcnQ3xWbWbqZSfOmXYDGxfu1mJtXHHoHFlMVrN1PZfO822EuCKVm7mUvjk9egRGCeWbuZTOe7E7oJCpG1m9nw2zf+WAQolazdzIffX6lSgWUb1m7eArewhX6TtZu3wW1kKPf4/f0HAylkwivUyW4AAAAASUVORK5CYII=)

**Grading: The design project will be graded on a 100 point basis, as shown below:**

*Manner of Presentation (30 points)*

/ 5 Completed cover sheet included with report

/ 15 Organization: Clear, concise presentation of content; Use of appropriate, well-organized sections

/ 10 Mechanics: Spelling and grammar

*Technical Merit (70 points)*

/ 5 General discussion: *Did you describe the objectives in your own words? Did you discuss your other conclusions and the lessons you learned from the assignment?*

/ 10 Design discussion: *Did you discuss the approach you took to designing and implementing the modules that make up your system, and how you synthesized the system from its components?*

/ 5 System controller state diagram: *Does your state diagram model a system that performs the required tasks? Connect this discussion to your design discussion*.

/ 5 System block diagram: *Connect the system block diagram to your design discussion – specifically, to a discussion of how your system employed communicating state machines to implement the tasks required by the specification.*

/ 5 Testing discussion: *What was your approach to formulating your test benches? How did you verify the correctness of the modules you designed? What were the results of the test of your counter’s accuracy? Did you comment on the significance of these results?*

/ 10 Supporting figures: *Waveforms showing correct operation of the top-level module.*

/ 30 Validation of the final design on the DE1-SoC board

**Project Grade**